Conference Agenda
Session Overview |
| ||
9:00am - 9:20am |
Opening Chair: Jari Nurmi, Tampere University Chair: Dmitrijs Pikulins, Riga Technical University |
|
9:20am - 10:20am |
Keynote 1: Sayani Mojumdar Chair: Jari Nurmi, Tampere University |
|
10:20am - 11:00am |
Plenary 1: Award Candidates 1 Chair: Jari Nurmi, Tampere University Fault-Tolerant Character Recognition in Neuromorphic Systems Using RRAM Crossbar Arrays 1: German Research Centre for Artificial Intelligence (DFKI), Germany; 2: Institute of Computer Science, University of Bremen, Germany; 3: Fraunhofer Institute for Systems and Innovation Research (ISI), Karlsruhe, Germany 10:40am - 11:00am Systematic Design of a PVT-Robust CMOS Time-Based-Controlled DC-DC Converter Using Open-Source Tools 1: Department of Electronic Eng., Universidad Tecnica Federico Santa Maria, Valparaiso, Chile; 2: Advanced Center of Electrical and Electronics Engineering, Universidad T´ecnica Federico Santa Mar´ıa; 3: Hochschule M¨unchen University of Applied Sciences, Munich, Germany; 4: IHP – Leibniz Institute for High Performance Microelectronics, Frankfurt (Oder), Germany; 5: CEITEC Semiconductores, Porto Alegre, Brazil |
|
11:00am - 11:40am |
Coffee and Posters 1 Memristor Differential Pair Ternary Weight Neural (TWN) Network Architecture University of Bristol, United Kingdom Simopt-Power: Leveraging Simulation Metadata For Low-Power Design Synthesis Trinity College Dublin, Ireland EXAMINER: IP Extraction from MAGIC Logic-in-Memory using thermal side-channel attacks RWTH Aachen University, Germany Evaluating Rapid Makespan Predictions for Heterogeneous Systems with Programmable Logic 1: Otto-von-Guericke University Magdeburg; 2: University of Applied Sciences Magdeburg-Stendal KRS Unleashed: Towards a Robotics FPGA Development Environment for Rapid Prototyping 1: TU Dresden, Chair of Adaptive Dynamic Systems, Germany; 2: TU Dresden, Centre for Tactile Internet with Human-in-the-Loop (CeTI), Dresden, Germany A Hierarchical Approach to Health Management in Heterogeneous Embedded Systems 1: Tallinn University of Technology, Estonia; 2: Testonica Lab Towards Achieving Vertical Reuse in SoC-level Verification 1: Brno University of Technology, Czech Republic; 2: Politecnico di Torino A Robust, Fully Integrated 30.5-33.2GHz and 34.3-36.8GHz Frequency Synthesizer in SiGe-BiCMOS for Space Applications IHP Frankfurt (Oder) A Foreground Calibration Scheme for Comparator Offsets in Loop-Unrolled SAR ADCs lund university, Sweden A Low-Voltage Class-AB CDTA with Ultra-Low Input Resistance and Extended Linear Range The LNMIIT,jaipur, India A 0.9 V StrongARM Latch Comparator with 16 ps Delay and 7.5 fJ/op in 16 nm FinFET CMOS Technology 1: NOVA School of Science and Engineering, Portugal; 2: Synopys; 3: Faculty of Sciences of the University of Lisbon, Portugal; 4: Center of Technology and Systems (CTS-UNINOVA); 5: Institute of Systems and Computer Engineering - Research and Development (INESC-ID); 6: Department of Electrical and Computer Engineering (DEEC) |
|
11:40am - 12:40pm |
Analog: Mixed-Mode Design Chair: Jussi Ryynänen, Aalto University A Low-Power and High-Precision Winner-Take-All Circuit for Low-Voltage Applications 1: Swiss Federal Institute of Technology Lausanne (EPFL), Switzerland; 2: Ferdwosi University of Mashhad, Iran 12:00pm - 12:20pm Time-resolved single-photon counting IC for Raman Imaging Circuits and Systems (CAS) research unit, University of Oulu, Finland 12:20pm - 12:40pm 300mV-VDD, nW-Power, ST-DIGOTA using I/O Devices in FinFET Technology 1: Faculty of Sciences of the University of Lisbon, Portugal; 2: Synopsys; 3: Department of Electrical and Computer Engineering (DEEC), NOVA School of Science and Technology, Center of Technology and Systems (CTS-UNINOVA), Associated Laboratory of Intelligent Systems (LASI), 2829-516 Lisbon, Portugal; 4: nstitute of Systems and Computer Engineering - Research and Development (INESC-ID) |
SoC: Design and Verification Chair: Peeter Ellervee, Tallinn University of Technology GenIE: Reuse-Oriented Generation of Domain-Specific Instruction Extensions 1: Technical University of Munich, Germany; 2: Hochschule München, Germany; 3: TU Wien, Austria 12:00pm - 12:20pm Performance Evaluation of MAGIC-ReRAM Arithmetic Circuits for Low-Latency In-Memory Computing 1: Cyber-Physical Systems, DFKI GmbH, Germany; 2: University of Bremen, Germany; 3: Fraunhofer Institute for Systems and Innovation Research (ISI), Karlsruhe, Germany 12:20pm - 12:40pm Novel Verification IP (VIP) for AXI4 interconnects employing Universal Verification Methodology (UVM) 1: Nokia Networks and Solutions, Finland; 2: Faculty of Information Technology and Communication Sciences, Tampere University |
12:40pm - 1:40pm |
Lunch |
|
1:40pm - 2:40pm |
Keynote 2: Wladek Grabinski Chair: Dmitrijs Pikulins, Riga Technical University |
|
2:40pm - 3:20pm |
Plenary 2: Award Candidates 2 Chair: Dmitrijs Pikulins, Riga Technical University 4T Bitcell for Digital Compute-in-Memory Chair of Integrated Digital Systems and Circuit Design, RWTH Aachen, Germany 3:00pm - 3:20pm Rust for Safety and Security Critical Systems 1: Luleå University of Technology, Sweden; 2: Scania AB, Sweden; 3: Grepit AB, Sweden |
|
3:20pm - 4:00pm |
Coffee and Posters 1 |
|
4:00pm - 5:00pm |
Digital: Tools and Methodologies Chair: Goerschwin Fey, TU Hamburg Model-Driven Generation of Executable Models for Hardware Specification Validation 1: Infineon Technologies AG, Germany; 2: Technical University of Munich, Germany; 3: Technical University of Dresden, Germany; 4: Chipglobe GmbH, Germany 4:20pm - 4:40pm HyPPA: PPA-Aware Hierarchical RTL Generation and Evaluation of RISC-V Cores Using Hyperparameter Tuning 1: Infineon Technologies AG; 2: Technical University of Munich 4:40pm - 5:00pm ChiselTrace: Typed Behavioral Debugging in Chisel Through Signal Dependency Tracing 1: Delft University of Technology, The Netherlands; 2: IBM Infrastructure, Austin, TX, US |
|
4:00pm - 5:20pm |
Analog: Data Converters Chair: Ted Johansson, Uppsala University A 8.9 μW 12.3-ENOB SAR ADC with <1 LSB DNL/INL for Electrochemical Impedance Spectroscopy in 12 nm CMOS 1: TU Braunschweig, Germany; 2: Guest Professor, TU Braunschweig, Germany 4:20pm - 4:40pm Design and Experimental Verification of A 0.14-0.55V 1.9-24.2pW 22nm 3-bit Binary Search Supply-to-Digital Converter Using One-Hot Hard-Wired Topology and Supply-Dependent-Activation Buffers for Supply Sensing IoT Systems 1: Kyoto University, Japan; 2: Meitec Corp, Japan; 3: Shuharisystem Corp, Japan 4:40pm - 5:00pm Automatic Reference Clock Duty Cycle Calibration System for Dual Edge Sampling RF Circuits 1: Aalto University; 2: Saab Finland Oy 5:00pm - 5:20pm A 50Gbps Reference-less NRZ Full-rate Bang-Bang CDR with Automatic Frequency Acquisition in 130nm SiGe:C BiCMOS Technology Heinz Nixdorf Institute, Paderborn University, Germany |
|
5:00pm - 6:00pm |
Digital: Co-Design and Mixed-Mode Chair: Mohsin Abbas, Tampere Unviersity FPGA Acceleration of Convolutional Neural Networks at the Edge: A Comparative Study on High-Level Synthesis Frameworks 1: Universidade de Aveiro, Portugal; 2: Instituto de Telecomunicações, Aveiro 5:20pm - 5:40pm Improving AI Accelerator Performance Through Co-Designing Neural Networks and Systolic Hardware Karlsruhe Institute of Technology, Germany 5:40pm - 6:00pm Implementation Study of a Noise Cancellation Filter for a 0–3 MASH Delta-Sigma-ADC Institute of Microelectronics, University of Ulm, Germany |
|
5:20pm - 6:00pm |
SoC: Task and Resource Management Chair: Shreejith Shanker, Trinity College Dublin ATAS-HM: Adaptive Task Allocation for Real-Time Tasks on Heterogeneous Multicore Systems TUD Dresden University of Technology 5:40pm - 6:00pm An Adaptive and Secure Resource Management Architecture for Virtualized FPGAs 1: TU Dresden, Chair of Adaptive Dynamic Systems, Germany; 2: Deutsche Zentrum für Astrophysik, Postplatz 1, 02826 Görlitz, Germany; 3: TU Dresden, Centre for Tactile Internet with Human-in-the-Loop (CeTI), Germany |
|
7:00pm - 10:00pm |
Conference Dinner off-site |
| ||
9:00am - 10:00am |
Keynote 3: t.b.d. Chair: Dag T. Wisland, UiO |
|
10:00am - 11:00am |
Analog: High Frequency Circuits Chair: Dag T. Wisland, UiO Post-Loaded Substrate-Integrated Waveguide Filter With Liquid Crystal-Based Frequency Tuning Operating at 6G Band 1: Korea Electronics Technology Institute, Korea, Republic of (South Korea); 2: Korea University, Korea, Republic of (South Korea) 10:20am - 10:40am A Robust 90-nW Power-On Reset Circuit with Brown-Out Detection for RF Energy-Harvesting 1: Johannes Kepler University Linz, Austria; 2: Johannes Kepler University Linz, Austria 10:40am - 11:00am Delay-Switching Oscillator and Switching-Mode Power Amplifier in 65 nm CMOS for Isolation Crossing SWIPT HFE RWTH Aachen, Germany |
Digital: FPGA Applications Chair: Peeter Ellervee, Tallinn University of Technology A 28-GHz Monostatic OFDM-based ISAC System on RFSoC with Real-time Processing 1: Tampere University, Finland; 2: Lund University, Sweden; 3: Ericsson AB, Sweden 10:20am - 10:40am Hardware Accelerated Synthetic X-ray Medical Image Generation Using HBM-based FPGAs 1: Delft University of Technology, Delft, Netherlands; 2: Philips Medical Systems, Best, Netherlands 10:40am - 11:00am System Level Acceleration of Banded Smith Waterman on FPGA RWTH Aachen University, Germany |
11:00am - 11:40am |
Coffee and Posters 2 Grading Defects: Evaluating Approximate Circuits for Error-Tolerant Systems 1: Hamburg University of Technology, Germany; 2: University of Bremen Near-Threshold Voltage Massive MIMO Computing 1: University of Oulu, Finland; 2: Oklahoma State University, USA Exploration of Short Floating-Point Numbers for Hardware-Friendly Digital Predistortion Chalmers University of Technology, Sweden The PAE Cell: A Novel Multiple Outputs Logic Cell and Technology Mapping for eFPGA Kumamoto University, Japan Towards Predictable Ultra-Low Latency End-Nodes with Hardware-Accelerated Abstract Timers 1: Tampere University, Finland; 2: Luleå University of Technology, Sweden Lightweight Multicast Interconnect for Time-Predictable Data Streams in MPSoCs 1: FZI Research Center for Information Technology, Germany; 2: Karlsruhe Institute of Technology, Germany An Ultra-low Power Bandpass Filter Bank with Input and Output Common-Mode Feedback in FD-SOI 1: Department of Circuits and Systems, Fraunhofer Research Institution for Microsystems and Solid State Technologies EMFT, Munich, Germany; 2: Chair of Micro- and Nanosystems, Technical University of Munich, Munich, Germany Integrated Electroforming of Memristor Cells in Crossbar Arrays RWTH Aachen University, Germany A 1.4V 260pW 1mm2 65nm CMOS Temperature/pH Sensing IC Featuring Voltage-Stacking Timer and Wireless Transmitter for Stomach-Acid-Charged Tablet-Type Digital Pills with Long-Term In-Body Monitoring 1: Kyoto University, Kyoto, Japan; 2: Otsuka Pharmaceutical Co., Ltd., Tokyo, Japan; 3: Meitec Corp., Kyoto, Japan; 4: Nagoya University, Nagoya, Japan; 5: Shibaura Institute of Technology, Tokyo, Japan; 6: Osaka Metropolitan University, Osaka, Japan; 7: The University of Tokyo, Tokyo, Japan Implementation of Drive Signal in DC-DC Converters for Chaos Synchronization Riga Technical University, Latvia |
|
11:40am - 12:40pm |
Analog Circuits Chair: Ilkka Nissinen, University of Oulu Accurate Analysis of Switching Transients in the High-Frequency, Integrated Dual-Path Step-Down DC-DC Converter 1: University of Padova, Italy; 2: Infineon Technologies Italia S.r.l.; 3: Infineon Technologies Austria AG 12:00pm - 12:20pm A Power-Efficient Analog Integrated Neural Network for Multiple Sclerosis Disease Detection 1: Archimedes, Athena Research Center, Greece; 2: National Technical University of Athens, Greece 12:20pm - 12:40pm Exploiting multi-VT FDSOI technology for improved area and energy trade-offs for ultra-low voltage Schmitt Triggers 1: Bielefeld University, Germany; 2: Norwegian Universityof Science and Technology, Norway |
Special: AI in Circuits and Systems Chair: Roshan Weerasekera, University of Bristol Matrix-Vectorized Canonical Signed Digit Quantized Neural Networks for Efficient Forward Pass Simulation Tampere University, Finland 12:00pm - 12:20pm Automatic Verification of Analog and Mixed-Signal Neural Network Accelerators and Matrix Multipliers 1: Fraunhofer Institut for Integrated Circuits IIS, Germany; 2: Technical University of Munich, Germany 12:20pm - 12:40pm Efficient Prompt Design for Resource-Constraint Deployment of Local LLMs university of Turku, Finland |
12:40pm - 1:40pm |
Lunch |
|
1:40pm - 2:40pm |
Digital: Reliability and Resilience Small Packets, Big Challenges: Enhancing Reliability in High-Speed, Low-Latency Inter-FPGA Communication RWTH Aachen, Germany 2:00pm - 2:20pm A Novel Layout–Circuit Co-Design Framework for Radiation Hardening in Nanoscale Technology Politecnico di Torino, Italy 2:20pm - 2:40pm A (145,128) DEC-TED BCH Decoder with Composite Field and Redundant Arithmetic Chair of Integrated Digital Systems and Circuit Design, RWTH Aachen University |
Special: Efficient Ways to Develop Rust Firmware Chair: Per Lindgren, LTU Optimizing Embedded Software Platform Development: A Multi-Stage MDA-Driven Approach to Firmware Generation for Multiple Programming Languages 1: Infineon Technologies AG; 2: Technical University of Munich, Germany; 3: ChipGlobe GmbH 2:00pm - 2:20pm Thoth: Rust-Driven Firmware and HDL Co-Design for Trusted IoT/UAV Systems 1: California Polytechnic University, United States of America; 2: UIUC, USA 2:20pm - 2:40pm All About Nothing: Towards Zero-Cost Hardware Accelerated RISC-V Interrupt Handling in Rust Luleå Tekniska Universitet, Sweden |
2:40pm - 3:00pm |
Coffee and Posters 2 |
|
3:00pm - 3:40pm |
Special: Wireless Communications Circuits Chair: Dmitrijs Pikulins, Riga Technical University A 22nm Coarse-Grained Reconfigurable Array with Novel Features for Machine Learning and Digital Signal Processing 1: Nordic Semiconductor ASA, Norway; 2: Department of Computer Science, The University of Chicago, Chicago, IL, USA; 3: Wireless Research Centre, Tampere University, Tampere, Finland 3:20pm - 3:40pm A 4-W Ka-Band High Efficiency 0.15 μm GaAs Stacked Power Amplifier Design Istanbul Technical University, Turkiye |
|
3:40pm - 4:40pm |
Panel Discussion: "Chips from Europe" Chair: Jari Nurmi, Tampere University |
|
4:40pm - 5:00pm |
Awards and Closing Chair: Jari Nurmi, Tampere University |