Conference Agenda

Overview and details of the sessions of this conference. Please select a date or location to show only sessions at that day or location. Please select a single session for detailed view (with abstracts and downloads if available).

 
 
Session Overview
Session
Coffee and Posters 1
Time:
Tuesday, 28/Oct/2025:
11:00am - 11:40am


Show help for 'Increase or decrease the abstract text size'
Presentations

Memristor Differential Pair Ternary Weight Neural (TWN) Network Architecture

Yi Zhu, Dinesh Pamunuwa, Roshan Weerasekera

University of Bristol, United Kingdom



Simopt-Power: Leveraging Simulation Metadata For Low-Power Design Synthesis

Eashan Wadhwa, Shanker Shreejith

Trinity College Dublin, Ireland



EXAMINER: IP Extraction from MAGIC Logic-in-Memory using thermal side-channel attacks

Lorenzo Pfeifer, Antonia Weiler, Jeremy Scott Haas, Rainer Leupers, Jan Moritz Joseph

RWTH Aachen University, Germany



Evaluating Rapid Makespan Predictions for Heterogeneous Systems with Programmable Logic

Martin Wilhelm1, Franz Freitag2, Max Tzschoppe1, Thilo Pionteck1

1Otto-von-Guericke University Magdeburg; 2University of Applied Sciences Magdeburg-Stendal



KRS Unleashed: Towards a Robotics FPGA Development Environment for Rapid Prototyping

Paul Gottschaldt1,2, Diana Goehringer1,2

1TU Dresden, Chair of Adaptive Dynamic Systems, Germany; 2TU Dresden, Centre for Tactile Internet with Human-in-the-Loop (CeTI), Dresden, Germany



A Hierarchical Approach to Health Management in Heterogeneous Embedded Systems

Anton Tsertov1, Sergei Devadze2, Artur Jutman2, Konstantin Shibin1

1Tallinn University of Technology, Estonia; 2Testonica Lab



Towards Achieving Vertical Reuse in SoC-level Verification

Petr Bardonek1, Alessandra Dolmeta2, Marcela Zachariasova1, Guido Masera2

1Brno University of Technology, Czech Republic; 2Politecnico di Torino



A Robust, Fully Integrated 30.5-33.2GHz and 34.3-36.8GHz Frequency Synthesizer in SiGe-BiCMOS for Space Applications

Frank Herzel, Seyyid Dilek, Jakub Jablonski, Falk Korndoerfer, Corrado Carta, Gunter Fischer

IHP Frankfurt (Oder)



A Foreground Calibration Scheme for Comparator Offsets in Loop-Unrolled SAR ADCs

Shaobai Xing, Pietro Andreani, Wenbo Li

lund university, Sweden



A Low-Voltage Class-AB CDTA with Ultra-Low Input Resistance and Extended Linear Range

Astha Dadheech, Nikhil Raj, Divyang Rawal

The LNMIIT,jaipur, India



A 0.9 V StrongARM Latch Comparator with 16 ps Delay and 7.5 fJ/op in 16 nm FinFET CMOS Technology

Rafael Ferreira1, Subrahmanyam Boyapati2, Rao Bandi2, Miguel Coelho3, Rafael Martins1, Alexandra Matos1, Pedro Toledo2, Luis Oliveira1,4,5,6, José Augusto3,4, João Oliveira1,4,5,6

1NOVA School of Science and Engineering, Portugal; 2Synopys; 3Faculty of Sciences of the University of Lisbon, Portugal; 4Center of Technology and Systems (CTS-UNINOVA); 5Institute of Systems and Computer Engineering - Research and Development (INESC-ID); 6Department of Electrical and Computer Engineering (DEEC)